## IV B.Tech - I Semester – Regular/Supplementary Examinations October - 2018

## ADVANCED COMPUTER ARCHITECTURE (COMPUTER SCIENCE & ENGINEERING)

Duration: 3 hours

Max. Marks: 70

## PART – A

Answer *all* the questions. All questions carry equal marks  $11 \ge 22 \le M$ 

1.

- a) Explain the concept of the Pipelining.
- b) Define Instruction Pipeline.
- c) What are the applications of Array processing?
- d) Write the Add/Subtract rule for floating point numbers.
- e) Write the Axiomatic definition of Boolean algebra.
- f) Define MIPS.
- g) Define SIMD Processor.
- h) Analyze the Shared Memory Multiprocessors.
- i) Define Vector Processing.
- j) Define RISC Scalar processor.
- k) Define Efficiency.

## PART – B

| Answer any <i>THREE</i> questions. All questions carry equal $3 \ge 16 = 4$                                                                |               |
|--------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 2. a) Outline the concept of Arithmetic Pipelining.                                                                                        | 6 M           |
| b) Explain the Parallel Processing using Flynn's Classific with their applications.                                                        | ation<br>10 M |
| 3. a) Explain the hardware implementation of Addition and Subtraction Algorithm.                                                           | 8 M           |
| b) Describe briefly about Floating Point Arithmetic<br>Operations.                                                                         | 8 M           |
| 4. a) Explain the Parallel Processing Computer Architecture neat diagram.                                                                  | with<br>8 M   |
| b) Describe the UMA model for Multiprocessor System.                                                                                       | 8 M           |
| 5. Distinguish between RISC scalar processor and CISC sc<br>processor using the terms floating point unit, integer uni<br>instruction set. |               |
| 6. a) How the Schedule Optimization can be performed on la pipeline processor? Explain.                                                    | inear<br>10 M |
| <ul><li>b) Define the terms:</li><li>i) Speed up ii) Efficiency iii) Throughput.</li></ul>                                                 | 6 M           |
| Page 2 of 2                                                                                                                                |               |